Skip to main navigation Skip to search Skip to main content

A low cost reliable architecture for S-Boxes in AES processors

Research output: Chapter in Book/Report/Conference proceedingConference contributionpeer-review

Abstract

This paper presents a fault-tolerant architecture for AES processors in order to mitigate the reliability issues introduced by the continued shrinking of CMOS technology. We concentrate on the faults occurring on S-Boxes which consume the largest hardware in AES processor. This hybrid solution combines time redundancy and hardware redundancy strategies for masking all single transient and permanent faults. By exploiting the inherent redundancy of AES processor with parallel implementation, the proposed solution limits the area overhead and overcomes many popular fault-tolerant techniques such as Triple Modular Redundancy approach and Triple Temporal Redundancy approaches.

Original languageEnglish
Title of host publicationProceedings of the 2013 IEEE International Symposium on Defect and Fault Tolerance in VLSI and Nanotechnology Systems, DFTS 2013
Pages155-160
Number of pages6
DOIs
Publication statusPublished - 1 Dec 2013
Externally publishedYes
Event2013 26th IEEE International Symposium on Defect and Fault Tolerance in VLSI and Nanotechnology Systems, DFTS 2013 - New York City, NY, United States
Duration: 2 Oct 20134 Oct 2013

Publication series

NameProceedings - IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems
ISSN (Print)1550-5774

Conference

Conference2013 26th IEEE International Symposium on Defect and Fault Tolerance in VLSI and Nanotechnology Systems, DFTS 2013
Country/TerritoryUnited States
CityNew York City, NY
Period2/10/134/10/13

Fingerprint

Dive into the research topics of 'A low cost reliable architecture for S-Boxes in AES processors'. Together they form a unique fingerprint.

Cite this