Skip to main navigation Skip to search Skip to main content

Assisting abstraction and verification of IP modules by control-data slicing

Research output: Chapter in Book/Report/Conference proceedingConference contributionpeer-review

Abstract

Functional verification of hardware modules is growing to be challenging due to strict timing requirements, power limitation and time-to-market pressure in design process. Removal of irrelevant information by abstraction of hardware computations has been used by the experts to speed up the verification process. We introduce a register transfer level (RTL) control-data slicing approach in intellectual property (IP) modules to assist formal verification and simulation based validation approaches by removing irrelevant information and reduce state space for model checking and save cycles for simulations. In this paper a control-data separation solution is presented based on slicing of RTL models. Slicing is helpful to identify and separate control state machine from data processing of the IP module to be used for static verification of the critical timing behaviors of the module. The data processing separated from critical control state machine is abstracted to improve verification by simulation without loss of timing information.

Original languageEnglish
Title of host publicationTENCON 2009 - 2009 IEEE Region 10 Conference
DOIs
Publication statusPublished - 1 Dec 2009
Event2009 IEEE Region 10 Conference, TENCON 2009 - Singapore, Singapore
Duration: 23 Nov 200926 Nov 2009

Publication series

NameIEEE Region 10 Annual International Conference, Proceedings/TENCON

Conference

Conference2009 IEEE Region 10 Conference, TENCON 2009
Country/TerritorySingapore
CitySingapore
Period23/11/0926/11/09

Fingerprint

Dive into the research topics of 'Assisting abstraction and verification of IP modules by control-data slicing'. Together they form a unique fingerprint.

Cite this