Skip to main navigation Skip to search Skip to main content

Decimation filter design for RSFQ ΣΔ converter

Research output: Chapter in Book/Report/Conference proceedingConference contributionpeer-review

Abstract

In order to develop superconducting over-sampled AD converter, based on a band pass sigma delta modulator, we study a sinc decimation filter using top-down method: Matlab simulations are performed to determine filter specifications, VHDL behavioral model of the complete architecture (sigma delta AD converter, I/Q mixer and low pass decimation filter) is realized to validate decimation filter performance and finally SFQ elementary cells are implemented using VHDL-AMS tool.

Original languageEnglish
Title of host publication2009 Joint IEEE North-East Workshop on Circuits and Systems and TAISA Conference, NEWCAS-TAISA '09
DOIs
Publication statusPublished - 24 Dec 2009
Externally publishedYes
Event2009 Joint IEEE North-East Workshop on Circuits and Systems and TAISA Conference, NEWCAS-TAISA '09 - Toulouse, France
Duration: 28 Jun 20091 Jul 2009

Publication series

Name2009 Joint IEEE North-East Workshop on Circuits and Systems and TAISA Conference, NEWCAS-TAISA '09

Conference

Conference2009 Joint IEEE North-East Workshop on Circuits and Systems and TAISA Conference, NEWCAS-TAISA '09
Country/TerritoryFrance
CityToulouse
Period28/06/091/07/09

Fingerprint

Dive into the research topics of 'Decimation filter design for RSFQ ΣΔ converter'. Together they form a unique fingerprint.

Cite this