External DDR2-constrained NOC-based 24-processors MPSOC design and implementation on single FPGA

Zhoukun Wang, Omar Hammami

Research output: Chapter in Book/Report/Conference proceedingConference contributionpeer-review

Abstract

Network on chip (NOC) has been proposed for the connection substrate of multiprocessor System on Chip (SoC) due to limited bandwidth of bus based solutions. Although some designs are emerging actual design experiences of NOC based multiprocessor system on chip remain scarce contrary to simulation based studies. However, implementation constraints clearly affects th design and modelling of a complex multiprocessor. In this paper we present the design and implementation of a 24-processors multiprocessor system with 24 processors under the constraints of limited access to 4 external DDR2 memory banks. All the processors and DDR2 memories are connected to a network on chip through Open Core Protocol (OCP) interface. Multiple clock domains result ing from various IP complexities requires Global Asynchronous Local Synchronous (GALS) design methodlogy which adds some extra area. The multiprocessor system is fully implemented on Xilinx Virtex-4 FX140 FPGA based board and uses about 90 % of the chip area.

Original languageEnglish
Title of host publicationProceediangs - 2008 3rd International Design and Test Workshop, IDT 2008
Pages193-197
Number of pages5
DOIs
Publication statusPublished - 1 Dec 2008
Event2008 3rd International Design and Test Workshop, IDT 2008 - Monastir, Tunisia
Duration: 20 Dec 200822 Dec 2008

Publication series

NameProceedings - 2008 3rd International Design and Test Workshop, IDT 2008

Conference

Conference2008 3rd International Design and Test Workshop, IDT 2008
Country/TerritoryTunisia
CityMonastir
Period20/12/0822/12/08

Fingerprint

Dive into the research topics of 'External DDR2-constrained NOC-based 24-processors MPSOC design and implementation on single FPGA'. Together they form a unique fingerprint.

Cite this