Hardware optimized sample rate conversion for software defined radio

Carina Schmidt-Knorreck, Raymond Knopp, Renaud Pacalet

Research output: Contribution to journalArticlepeer-review

Abstract

The evolution towards applications with increasing functionalities leads to the need of high flexible systems that support a high number of different standards while decreasing the required hardware space. Therefore a high configurable platform being able to handle a multitude of standards is needed. One main issue is the tradeoff between performance and space consumption. We present a generic, flexible, fractional and hardware optimized SRC architecture in the context of SDR, providing one architecture to process up to 8 different complex channels. The solution is based on bandlimited interpolation and allows processing by supporting a 1 Hz resolution of the sampling rates.

Original languageEnglish
Pages (from-to)204-209
Number of pages6
JournalFrequenz
Volume64
Issue number11-12
DOIs
Publication statusPublished - 1 Jan 2010

Keywords

  • Baseband processing
  • Hardware architecture
  • Hw accelerators
  • Open platforms for multistandard support
  • SDR
  • SRC

Fingerprint

Dive into the research topics of 'Hardware optimized sample rate conversion for software defined radio'. Together they form a unique fingerprint.

Cite this