Skip to main navigation Skip to search Skip to main content

MHYNESYS II: Multi-stage hybrid Network on chip synthesis for Next Generation 3D IC Manycore

Research output: Chapter in Book/Report/Conference proceedingConference contributionpeer-review

Abstract

Next generation manycore will contain hundreds of processors and the main challenge to be solved will be the network on chip (NOC) bottleneck of these systems which restricts scalability. At the crossroad of multiple technological trends, 3D IC, optical network on chip (ONOC) and further downscale in traditional 2D semiconductor, this paper proposes hybrid NOC synthesis as a way to exploit respective technological advances as they emerge. Rather than consider design as a static view of design parameters, hybrid Network on Chip (NoC) synthesis generates a hybrid NOC under the assumption of 3D and optical network while capturing latest technological advances exposed by components libraries and EDA tools. This will be explained through MHYNESYS II, a Multi-stages Hybrid Optical-electronics Network on Chip Synthesis for Next Generation 3D IC Manycore.

Original languageEnglish
Title of host publication2013 IEEE International Symposium on Circuits and Systems, ISCAS 2013
Pages325-328
Number of pages4
DOIs
Publication statusPublished - 9 Sept 2013
Event2013 IEEE International Symposium on Circuits and Systems, ISCAS 2013 - Beijing, China
Duration: 19 May 201323 May 2013

Publication series

NameProceedings - IEEE International Symposium on Circuits and Systems
ISSN (Print)0271-4310

Conference

Conference2013 IEEE International Symposium on Circuits and Systems, ISCAS 2013
Country/TerritoryChina
CityBeijing
Period19/05/1323/05/13

Fingerprint

Dive into the research topics of 'MHYNESYS II: Multi-stage hybrid Network on chip synthesis for Next Generation 3D IC Manycore'. Together they form a unique fingerprint.

Cite this