TY - GEN
T1 - NOCBENCH
T2 - 2013 8th IEEE Design and Test Symposium, IDT 2013
AU - Hammami, Omar
AU - Li, Xinyu
PY - 2013/12/1
Y1 - 2013/12/1
N2 - ITRS Semiconductor roadmap projects that hundreds of processors will be needed for future generation system on chip (SOC) designs. Network-on-Chip (NoC) is an emerging paradigm for communications within large VLSI systems implemented on a single silicon chip. Among the NoC conception problems, there exists the Network-on-Chip Topology synthesis Problem, which consists in generating the topology of the NoC to guarantee the system performance, silicone area and power consumption design objective. The typical and well adapted design methodologies in the literature all take a core graph as the input of NoC synthesis, which represents the communication between components. But until now there are no common NoC synthesis benchmarks to test the different methods over the same instances. In this paper, a core graph generator and a suit of generated core graphs are proposed to give researcher a common standard NoC synthesis benchmarks. This core graph generator and benchmarks can help and accelerate the NoC synthesis research of large scale SoC design.
AB - ITRS Semiconductor roadmap projects that hundreds of processors will be needed for future generation system on chip (SOC) designs. Network-on-Chip (NoC) is an emerging paradigm for communications within large VLSI systems implemented on a single silicon chip. Among the NoC conception problems, there exists the Network-on-Chip Topology synthesis Problem, which consists in generating the topology of the NoC to guarantee the system performance, silicone area and power consumption design objective. The typical and well adapted design methodologies in the literature all take a core graph as the input of NoC synthesis, which represents the communication between components. But until now there are no common NoC synthesis benchmarks to test the different methods over the same instances. In this paper, a core graph generator and a suit of generated core graphs are proposed to give researcher a common standard NoC synthesis benchmarks. This core graph generator and benchmarks can help and accelerate the NoC synthesis research of large scale SoC design.
KW - NoC synthesis benchmarks
KW - core graph
UR - https://www.scopus.com/pages/publications/84894495683
U2 - 10.1109/IDT.2013.6727134
DO - 10.1109/IDT.2013.6727134
M3 - Conference contribution
AN - SCOPUS:84894495683
SN - 9781479935253
T3 - 2013 8th IEEE Design and Test Symposium, IDT 2013
BT - 2013 8th IEEE Design and Test Symposium, IDT 2013
Y2 - 16 December 2013 through 18 December 2013
ER -