Skip to main navigation Skip to search Skip to main content

NOCBENCH: NOC synthesis benchmarks

Research output: Chapter in Book/Report/Conference proceedingConference contributionpeer-review

Abstract

ITRS Semiconductor roadmap projects that hundreds of processors will be needed for future generation system on chip (SOC) designs. Network-on-Chip (NoC) is an emerging paradigm for communications within large VLSI systems implemented on a single silicon chip. Among the NoC conception problems, there exists the Network-on-Chip Topology synthesis Problem, which consists in generating the topology of the NoC to guarantee the system performance, silicone area and power consumption design objective. The typical and well adapted design methodologies in the literature all take a core graph as the input of NoC synthesis, which represents the communication between components. But until now there are no common NoC synthesis benchmarks to test the different methods over the same instances. In this paper, a core graph generator and a suit of generated core graphs are proposed to give researcher a common standard NoC synthesis benchmarks. This core graph generator and benchmarks can help and accelerate the NoC synthesis research of large scale SoC design.

Original languageEnglish
Title of host publication2013 8th IEEE Design and Test Symposium, IDT 2013
DOIs
Publication statusPublished - 1 Dec 2013
Event2013 8th IEEE Design and Test Symposium, IDT 2013 - Marrakesh, Morocco
Duration: 16 Dec 201318 Dec 2013

Publication series

Name2013 8th IEEE Design and Test Symposium, IDT 2013

Conference

Conference2013 8th IEEE Design and Test Symposium, IDT 2013
Country/TerritoryMorocco
CityMarrakesh
Period16/12/1318/12/13

Keywords

  • NoC synthesis benchmarks
  • core graph

Fingerprint

Dive into the research topics of 'NOCBENCH: NOC synthesis benchmarks'. Together they form a unique fingerprint.

Cite this