Reliability analysis of combinational circuits based on a probabilistic binomial model

Research output: Chapter in Book/Report/Conference proceedingConference contributionpeer-review

Abstract

Reliability analysis of digital circuits is becoming an important feature in the design process of nanoscale systems. Understanding the relations between circuit structure and its reliability allows the designer to implement some tradeoffs that can improve the resulting design. This work presents a probabilistic model that computes the reliability of combinational logic circuits relating to single and multiple faults. The methodology is targeted (but not limited) to circuits generated by synthesis tools, and standard cell based implementation. To validate the proposed methodology we have studied the reliability of some adder structures. Complexity and scalability of the model are discussed and some optimizations are presented.

Original languageEnglish
Title of host publication2008 Joint IEEE North-East Workshop on Circuits and Systems and TAISA Conference, NEWCAS-TAISA
Pages310-313
Number of pages4
DOIs
Publication statusPublished - 30 Sept 2008
Externally publishedYes
Event2008 Joint IEEE North-East Workshop on Circuits and Systems and TAISA Conference, NEWCAS-TAISA - Montreal, QC, Canada
Duration: 22 Jun 200825 Jun 2008

Publication series

Name2008 Joint IEEE North-East Workshop on Circuits and Systems and TAISA Conference, NEWCAS-TAISA

Conference

Conference2008 Joint IEEE North-East Workshop on Circuits and Systems and TAISA Conference, NEWCAS-TAISA
Country/TerritoryCanada
CityMontreal, QC
Period22/06/0825/06/08

Fingerprint

Dive into the research topics of 'Reliability analysis of combinational circuits based on a probabilistic binomial model'. Together they form a unique fingerprint.

Cite this