Separating control and data processing in RT level virtual IP components

Research output: Chapter in Book/Report/Conference proceedingConference contributionpeer-review

Abstract

SoC validation has become more challenging due to extensive reuse of Intellectual Property (IP) components in today's design. Simulation and Formal validation techniques are suffering longer computation time, limited coverage and combinatorial explosion. To enhance both techniques, it is necessary to work at high abstraction level. In this perspective, the proposed methodology assists abstraction of IP components. We present in this paper a technique to separate control state machine from the data processing in Register Transfer Level (RTL) IP models as first requirement for our notion of abstract data processing. A dependency analysis is performed on the given model based on the information of control and data inputs provided by the designer to obtain two separate entities in the form of control and data slice. The control slice and abstract functional representation of data slice are intended to be used for rapid simulation, static formal analysis and understanding the functionality of the model.

Original languageEnglish
Title of host publicationProceedings of the 2007 Ph.D Research in Microelectronics and Electronics conference, PRIME 2007
Pages273-276
Number of pages4
DOIs
Publication statusPublished - 1 Dec 2007
Event2007 Ph.D Research in Microelectronics and Electronics conference, PRIME 2007 - Bordeaux, France
Duration: 2 Jul 20075 Jul 2007

Publication series

NameProceedings of the 2007 Ph.D Research in Microelectronics and Electronics conference, PRIME 2007

Conference

Conference2007 Ph.D Research in Microelectronics and Electronics conference, PRIME 2007
Country/TerritoryFrance
CityBordeaux
Period2/07/075/07/07

Fingerprint

Dive into the research topics of 'Separating control and data processing in RT level virtual IP components'. Together they form a unique fingerprint.

Cite this