TY - GEN
T1 - Separating control and data processing in RT level virtual IP components
AU - Muhammad, Waseem
AU - Coudert, Sophie
AU - Ameur-Boulifa, Rabéa
AU - Pacalet, Renaud
PY - 2007/12/1
Y1 - 2007/12/1
N2 - SoC validation has become more challenging due to extensive reuse of Intellectual Property (IP) components in today's design. Simulation and Formal validation techniques are suffering longer computation time, limited coverage and combinatorial explosion. To enhance both techniques, it is necessary to work at high abstraction level. In this perspective, the proposed methodology assists abstraction of IP components. We present in this paper a technique to separate control state machine from the data processing in Register Transfer Level (RTL) IP models as first requirement for our notion of abstract data processing. A dependency analysis is performed on the given model based on the information of control and data inputs provided by the designer to obtain two separate entities in the form of control and data slice. The control slice and abstract functional representation of data slice are intended to be used for rapid simulation, static formal analysis and understanding the functionality of the model.
AB - SoC validation has become more challenging due to extensive reuse of Intellectual Property (IP) components in today's design. Simulation and Formal validation techniques are suffering longer computation time, limited coverage and combinatorial explosion. To enhance both techniques, it is necessary to work at high abstraction level. In this perspective, the proposed methodology assists abstraction of IP components. We present in this paper a technique to separate control state machine from the data processing in Register Transfer Level (RTL) IP models as first requirement for our notion of abstract data processing. A dependency analysis is performed on the given model based on the information of control and data inputs provided by the designer to obtain two separate entities in the form of control and data slice. The control slice and abstract functional representation of data slice are intended to be used for rapid simulation, static formal analysis and understanding the functionality of the model.
U2 - 10.1109/RME.2007.4401865
DO - 10.1109/RME.2007.4401865
M3 - Conference contribution
AN - SCOPUS:47349087282
SN - 1424410002
SN - 9781424410002
T3 - Proceedings of the 2007 Ph.D Research in Microelectronics and Electronics conference, PRIME 2007
SP - 273
EP - 276
BT - Proceedings of the 2007 Ph.D Research in Microelectronics and Electronics conference, PRIME 2007
T2 - 2007 Ph.D Research in Microelectronics and Electronics conference, PRIME 2007
Y2 - 2 July 2007 through 5 July 2007
ER -