Updates oy the potential of clock-less logics to strengthen cryptographic circuits against side-channel attacks

Research output: Chapter in Book/Report/Conference proceedingConference contributionpeer-review

Abstract

Cryptographic circuits are subject to sneak attacks that target directly their implementation. So-called side-channel analyses consist in observing dynamic circuit emanations in order to derive information abou. The secrets it conceals. Clock-less logic styles natively make side-channel attacks difficult, because oy the absence of timing references for the algorithm beginning or ending. We present two ways to implement secure clockless cryptographic circuits. The first one is based on a local synchronization at the gate level, and helps achieving close to constant emanations. The second one is more audacious as it is based merely on removing all synchronization. This approach proves to be very promising in terms of protection against side-channel attacks, while keeping a reasonable overhead both in terms of cost and performance.

Original languageEnglish
Title of host publication2009 16th IEEE International Conference on Electronics, Circuits and Systems, ICECS 2009
PublisherIEEE Computer Society
Pages351-354
Number of pages4
ISBN (Print)9781424450916
DOIs
Publication statusPublished - 1 Jan 2009
Event2009 16th IEEE International Conference on Electronics, Circuits and Systems, ICECS 2009 - Yasmine Hammamet, Tunisia
Duration: 13 Dec 200916 Dec 2009

Publication series

Name2009 16th IEEE International Conference on Electronics, Circuits and Systems, ICECS 2009

Conference

Conference2009 16th IEEE International Conference on Electronics, Circuits and Systems, ICECS 2009
Country/TerritoryTunisia
CityYasmine Hammamet
Period13/12/0916/12/09

Fingerprint

Dive into the research topics of 'Updates oy the potential of clock-less logics to strengthen cryptographic circuits against side-channel attacks'. Together they form a unique fingerprint.

Cite this