Passer à la navigation principale Passer à la recherche Passer au contenu principal

Recurrence relations revisited: Scalable verification of bit level multiplier circuits

Résultats de recherche: Le chapitre dans un livre, un rapport, une anthologie ou une collectionContribution à une conférenceRevue par des pairs

Résumé

Although a lot of effort has been spent on verifying arithmetic designs, it is still a problem that has no general robust automated solution. One major challenge is verifying large scale multiplier circuits. For this purpose, we revisit the idea of using functional properties of the multiplication function, which can be expressed by recurrence equations. Then, instead of proving the equivalence of the implementation and a specification, the verification task is to show that the implementation satisfies the recurrence equation. We propose an approach which makes this verification task practically feasible for large scale multiplier circuits. Based on a combined add/multiply recurrence equation we can make efficient use of case splitting wrt. The partial products of the multiplier. As a result, the problem is split such that only a small part of the multiplier will be checked in every case, thereby avoiding redundant checks between the cases. Overall, our approach allows to verify a variety of multiplier designs in practical time. We present results for multipliers up to 128 bits.

langue originaleAnglais
titreProceedings - IEEE Computer Society Annual Symposium on VLSI, ISVLSI 2015
EditeurIEEE Computer Society
Pages1-6
Nombre de pages6
ISBN (Electronique)9781479987184
Les DOIs
étatPublié - 27 oct. 2015
Modification externeOui
EvénementIEEE Computer Society Annual Symposium on VLSI, ISVLSI 2015 - Montpellier, France
Durée: 8 juil. 201510 juil. 2015

Série de publications

NomProceedings of IEEE Computer Society Annual Symposium on VLSI, ISVLSI
Volume07-10-July-2015
ISSN (imprimé)2159-3469
ISSN (Electronique)2159-3477

Une conférence

Une conférenceIEEE Computer Society Annual Symposium on VLSI, ISVLSI 2015
Pays/TerritoireFrance
La villeMontpellier
période8/07/1510/07/15

Empreinte digitale

Examiner les sujets de recherche de « Recurrence relations revisited: Scalable verification of bit level multiplier circuits ». Ensemble, ils forment une empreinte digitale unique.

Contient cette citation