Passer à la navigation principale Passer à la recherche Passer au contenu principal

Signal probability for reliability evaluation of logic circuits

  • Denis Teixeira Franco
  • , Maí Correia Vasconcelos
  • , Lirida Naviner
  • , Jean François Naviner

Résultats de recherche: Contribution à un journalArticleRevue par des pairs

Résumé

As integrated circuits scale down into nanometer dimensions, a great reduction on the reliability of combinational blocks is expected. This way, the susceptibility of circuits to intermittent and transient faults is becoming a key parameter in the evaluation of logic circuits, and fast and accurate ways of reliability analysis must be developed. This paper presents a reliability analysis methodology based on signal probability, which is of straightforward application and can be easily integrated in the design flow. The proposed methodology computes circuit's signal reliability as a function of its logical masking capabilities, concerning multiple simultaneous faults occurrence.

langue originaleAnglais
Pages (de - à)1586-1591
Nombre de pages6
journalMicroelectronics Reliability
Volume48
Numéro de publication8-9
Les DOIs
étatPublié - 1 août 2008

Empreinte digitale

Examiner les sujets de recherche de « Signal probability for reliability evaluation of logic circuits ». Ensemble, ils forment une empreinte digitale unique.

Contient cette citation